簡易檢索 / 詳目顯示

研究生: 林益璋
Yi-Jhang Lin
論文名稱: V 頻帶CMOS低雜訊放大器設計與分析
Design and Analysis of V Band CMOS Low Noise Amplifier
指導教授: 蔡政翰
Tsai, Jen-Han
學位類別: 碩士
Master
系所名稱: 電機工程學系
Department of Electrical Engineering
論文出版年: 2011
畢業學年度: 100
語文別: 中文
論文頁數: 81
中文關鍵詞: 低雜訊放大器收發機雜訊指數疊接組態V 頻段CMOS
英文關鍵詞: low noise amplifier, transceiver, Noise Figure, Cascode, MMW, CMOS
論文種類: 學術論文
相關次數: 點閱:224下載:45
分享至:
查詢本校圖書館目錄 查詢臺灣博碩士論文知識加值系統 勘誤回報
  • 隨著無線通訊技術快速發展,射頻積體電路朝向更高頻率、更高資料傳輸速率、更寬頻帶與高整合度發展。無需執照的60GHz頻段之數GHz頻寬逹成超高速率傳輸的可行性。在60GHz前端收發機中低雜訊放大器為其中一重要元件,低雜訊放大器被用來放大從天線接收之微弱訊號且具最小雜訊指數。我們採用CMOS製程技術製作,因CMOS製程技術具有小面積、低成本、低功率消耗與高整合度等優點,在毫米波頻段是極具吸引力的製程技術。

    在本論文中設計二種符合V頻段規範CMOS低雜訊放大器,所採用製程為TSMC 90nm RF CMOS process。在第一個晶片我們實現V頻帶三級串接低雜訊放大器,第一級與第二級採用雜訊指數較低之共源級組態以降低整體放大器雜訊指數,第三級則採用疊接組態以提升增益,因此,此設計在55.5GHz時有5.4dB的雜訊指數有不錯的表現,包含測試pad之晶片面積為0.46mm2,且在56.6GHz有最大增益13.1dB。

    在第二個晶片設計採用二級串接疊接組態架構,我們所提出疊接組態設計方法與傳統疊接組態設計方法相比,改善了穩定度、更低雜訊指數、更高的增益與更低功率消耗,雙級串接疊接組態放大器在56.9GHz達成18.95dB峰值增益,在65.5GHz有4.7dB雜訊指數,3dB頻寬範圍從54.7GHz到63.1GHz,當頻率為60GHz時IP1dB為-20dBm,整體功率消耗為15.3mW,包含pad之晶片面積為0.308mm2。

    With the rapid development of the wireless communication technologies, radio frequency integrated circuit tends to higher frequency, higher data rate, wider bandwidth and higher integration. Unlicensed multi-GHz bandwidth around 60GHz makes very high data rate transmission feasible. The low noise amplifier (LNA) is one of the most important components in the 60GHz front-end transceiver. The low noise amplifier contributes to minimum noise figure when amplifying the weak signal from the antenna. We adopt CMOS technology. It has the advantages of small size, low cost, low power consumption, and high level of integration, all of which are attractive for MMW applications.

    In this thesis, tow CMOS low noise amplifiers were designed for V band specifications. They are fabricated in TSMC 90nm RF CMOS process.

    The first chip, we present a V-band 3-stage LNA that the first and second stages utilizes the common source topology for reduce noise figure and The third stage is adopted cascode topology to boost gain. Therefore our LNA achieves excellent noise figure of 5.4dB at 55.5GHz, with miniature chip size of 0.46 mm2 including testing pads. The maximum gain is 13.1dB at 56.6GHz.

    The second chip, employs a 2-stage cascode topology. Compared with conventional cascode device design, the cascode device design we proposed has improved stability, lowered noise figure, contributed to higher gain and consumed lower power. The 2-stage LNA, which achieves a peak gain of 18.95dB at 56.9GHz, a noise figure of 4.7dB at 65.5GHz, a 3dB frequency bandwidth ranging from 54.7 to 63.1 GHz, an input 1dB compression point of -20dBm at 60GHz. Also the LNA consumes only 15.3mW. The total LNA die area with pads is 0.308 mm2.

    摘  要...............................................І ABSTRACT.............................................ІІ 誌  謝..............................................ІV 目  錄..............................................VІ 圖 目 錄............................................VІІІ 表 目 錄.............................................XІІ 第一章  緒論..........................................1 1.1 60GHz頻帶研究背景與動機.............................1 1.2 論文架構...........................................2 第二章  毫米波放大器設計參數介紹.........................3 2.1 60GHz收發機系統方塊圖...............................3 2.2 電晶體雜訊來源......................................4 2.2.1 通道熱雜訊...................................4 2.2.2 分佈閘極電阻雜訊..............................5 2.2.3 閃爍雜訊.....................................6 2.3 低雜訊放大器設計參數簡介..............................7 2.3.1 增益.........................................7 2.3.2 雜訊指數.....................................9 2.3.3 線性度考量...................................11 2.3.4 穩定度分析...................................14 第三章  CMOS 90nm製程60GHz低雜訊放大器設計................15 3.1 低雜訊放大器簡介......................................15 3.2 60GHz 共源級與疊接組態比較分析.........................17 3.2.1 共源級組態放大器分析............................17 3.2.2 疊接組態放大器分析.............................22 3.2.3 共源級組態與疊接組態放大器優劣分析比較............24 3.3 60GHz低雜訊放大器設計.................................25 3.3.1  三級串接放大器................................25 3.3.2 匹配網路設計...................................27 3.3.3 偏壓電路與穩定度設計考量........................33 3.3.4 模擬結果......................................36 3.3.5 量測結果......................................38 3.4 結果與討論...........................................43 第四章  CMOS 90nm製程疊接組態低雜訊放大器設計與分析.........46 4.1 穩定度分析-使用穩定圓.................................49 4.2 由反射係數的觀點分析..................................52 4.3 最佳疊接組態低雜訊放大器設計...........................56 4.4 60GHz雙級串接疊接組態低雜訊放大器設計...................63 4.4.1 電路架構......................................63 4.4.2 匹配網路設計...................................65 4.4.3 模擬結果.......................................68 4.4.4 量測結果.......................................71 4.5 結果與討論............................................75 第五章 結論.............................................76 參考文獻..................................................79

    [1]IEEE P802.15-05-0596-01-003c.pdf
    [2]B. Johnson, “Thermal agitation of electric charge in
    conductors,” Phys. Rev. , vol. 32, pp. 97-109,jul. 1928
    [3]H. Nyquist, “Thermal agitation of electric charge in
    conductors,” Phys. Rev. , vol. 32, pp. 97-109,jul. 1928
    [4]K. Chang, I. Bahl and V. nair, “RF and Microwave
    Circuit and component Design for Wireless System,
    ” A John Wiley & Sons, INC. 2002
    [5]G. Gonzalez, “Microwave Transistor Amplifier-Analysis
    and Design, 2nd Ed.,” Prentice Hall,Inc., 1984
    [6]B. Razavi, “RF Microelectronics,” Prentice-Hall, 1997
    [7]何滿龍 博士 “低雜訊放大器設計原理” 投影片_逢甲大學通訊系
    [8]C. –C. Hung, H. –C. Kuo, T. –H. Hung, “low-power,
    high gain CMOS low noise amplifier for microwave
    radiometer applications” IEEE microwave and wireless
    components letters, vol. 21, no.2, pp. 104-106, February
    2011.
    [9]M. Varonen, M. Karkkainen, M. Kantanen, and K. A. I.
    Halonen, "Millimeter-wave integrated circuits in 65-nm
    CMOS," IEEE J. Solid-State Circuits, vol. 43, no. 9, pp.
    1991-2002, Sept. 2008.
    [10]H. –K. Chiou, K. –Z. Lee, and S. –J. Wu, “a high
    performance V-band low noise amplifier using thin-film
    microstrip(TFMS)line 0.13um CMOS technology” in Proc.
    Asia-Pacific Microwave Conf, pp. 1513-1516, Dec 2010.
    [11]K. Kang, J. Brinkhoff, and F. Lin, “a 60GHz LNA with
    18.6dB gain and 5.7dB NF in 90-nm CMOS” ICMMT, 2010
    International Conference, pp. 164-168, May 2010.

    [12]T.Yao, M. Q.Gordon,K. K. W. Tang, K. H. K. Yau, M. T.
    Yang, P. Schvan and S. P. Voinigescu, “Algorithmic
    design of CMOS LNAs and PAs for 60GHz radio” IEEE
    Journal solid state circuit, vol, 42, no. 5, May 2007
    [13]Bo-Jr Huang, Kun-You Lin, and Huei Wang, “Millimeter-
    Wave Low Power and Miniature CMOS Multi-Cascode Low
    Noise Amplifier with Noise Reduction Topology,” appear
    in IEEE Trans. Microwave Theory and Tech., vol. 57,no.
    12,pp. 3049-3059, Dec. 2009
    [14]H. K. Chiou, K. Z. Lee, S. J. Wu, “A High Performance
    V Band Low Noise Amplifier Using Thin-film Microstrip
    (TFMS) Lines in 0.13um CMOS Technology,” Asia Pacific
    Microwave Conference 2010
    [15]Bo-Jr Huang, Chi-Hsueh Wang, Chung-Chun Chen, Ming-Fong
    Lei, Pin-Cheng Huang, Kun-You Lin, and Huei
    Wang, “Design and analysis for a 60GHz low noise
    amplifier with RF ESD protection,” IEEE trans.
    Microwave Thoeory and Tech., vol. 57, no.2, pp 298-
    305,Feb. 2009.
    [16]Chieh-Min. Lo, Chin-Shen. Lin, and Huei. Wang, “A
    miniature v band 3-stage cascode LNA in 0.13um CMOS”
    IEEE International Solid-State Circuits Conference, pp.
    1254-1263, Feb. 2006.
    [17]Chun-Chieh. Huang, Hsin-Chih. Kuo, Tzuen-Hsi. Huang,
    and Huey-Ru. Chuang, “low power high gain v band CMOS
    low noise amplifier for microwave radiometer
    applications” IEEE microwave and wireless components
    letters, vol.21, no.2,pp. 104-106, Feb.2011
    [18]Wei-Heng. Lin, Jeng-Han. Tsai, Yung-Nien. Jen, Tian-
    Wei. Huang, and Huei. Wang,“a 0.7v 60GHz low power LNA
    with forward body bias technique in 90nm CMOS process”
    proceedings of the 39th European microwave
    conference., pp. 393-396, Oct 2009
    [19]E. Cohen, S. Ravid, and D. Ritter, “An ultra low power
    LNA with 15dBgain and 4.4dB NF in 90nm CMOS process for
    60 GHz phase array radio,”Proc. RFIC IEEE Symp., pp.
    61-64, June 2008.
    [20]S. Pellerano, Y. Palaskas, and K. Soumyanath, "A 64 GHz
    LNA with 15.5 dB gain and 6.5 dB NF in 90 nm CMOS,"
    IEEE J. Solid-State Circuits, vol. 43, no. 7, pp. 1542-
    1552, July 2008.

    下載圖示
    QR CODE