簡易檢索 / 詳目顯示

研究生: 陳家豪
Chen, Jia-Hao
論文名稱: 應用於音頻之低功耗三角積分調變器的設計與實現
Design and Implementation of Low-Power Delta-Sigma Modulator for Audio-Band Application
指導教授: 郭建宏
Kuo, Chien-Hung
口試委員: 黃育賢
Huang, Yu-Hsien
陳建中
Chen, Jiann-Jong
郭建宏
Kuo, Chien-Hung
口試日期: 2023/07/07
學位類別: 碩士
Master
系所名稱: 電機工程學系
Department of Electrical Engineering
論文出版年: 2023
畢業學年度: 111
語文別: 中文
論文頁數: 91
中文關鍵詞: 類比數位轉換器三角積分調變器反相器基底積分器雜訊移頻逐次逼近式類比數位轉換器CIFF低失真架構
英文關鍵詞: Analog-to-digital converter, delta-sigma-modulator, inverter-based integrator, noise-shaping successive approximation register ADC, CIFF low-distortion architecture
DOI URL: http://doi.org/10.6345/NTNU202301278
論文種類: 學術論文
相關次數: 點閱:165下載:13
分享至:
查詢本校圖書館目錄 查詢臺灣博碩士論文知識加值系統 勘誤回報
  • 隨著半導體製程技術的進步,積體電路的元件尺寸能夠設計得越來越小,從而大幅度縮減晶片的面積,相對地供應電壓也能下降,以降低晶片的功率消耗。在當今技術的進步下,低功耗、高效能晶片不斷地推出,市場對此的需求也越來越高。類比數位轉換器有多種實現方式,其中三角積分調變器相較於其他類比數位轉換器,具有獨特的超取樣技術和雜訊移頻特性,不僅能降低非禮想效應對電路的影響,還能滿足市場對高效能、高解析度、低功耗的電路的需求。因此,該架構在在音頻及通訊領域得到廣泛應用。
    本文提出了一個1.4V的二階反向器基底的三角積分調變器,採用雜訊移頻逐次逼近式的方式實現類比數位轉換器,並採用了二階CIFF低失真架構。使用了自己式偏壓反向器基底積分器,不需要額外的共模回授和偏壓電路,從而改善了傳統運算放大器高功耗和佔用面積的缺點。此外,為了降低開關時脈饋入對電路影響,提出了分裂電容的方法,以提高運算放大器輸入電壓的穩定性和並減少開關寄生電容對效能的影響。提出的架構使用T18 0.18um 1P6M CMOS 製程技術。晶片核心面積為0.098mm2,此電路在取樣頻率4.5MHz,頻寬為20kHz,最佳效能為SNDR 88.29dB,SNR為88.63dB,ENOB為14.37 Bit。在1.4V供應電壓下功率消耗為113.1uW。

    With the advancement of semiconductor fabrication technology, integrated circuit components can be designed to be smaller and significantly reduce chip area. Consequently, the supply voltage can also be lowered to reduce power consumption. With the progress in technology, there is a growing demand in the market for low-power, high-performance chips. Analog-to-digital converters (ADCs) can be implemented in various ways, and among them, the delta-sigma modulator (DSM) stands out due to its unique oversampling technique and noise-shaping characteristics. It not only reduces the impact of quantization noise on the circuit but also meets the market demand for high-performance, high-resolution, and low-power circuits. Therefore, this architecture finds extensive applications in the fields of audio and communication.
    This paper proposes a second-order delta-sigma modulator based on a 1.4V inverted-amp-based integrator, implementing an analog-to-digital converter (ADC) using a noise-shaping successive approximation approach. The architecture employs a second-order CIFF structure. It utilizes self-biased inverted-amp-based integrators, eliminating the need for additional common-mode feedback and biasing circuits, thereby addressing the drawbacks of high power consumption and large footprint associated with conventional operational amplifiers. Additionally, to mitigate the impact of clock feedthrough on the circuit, a split-capacitor technique is introduced to enhance the stability of the operational amplifier input voltage and minimize the effects of switch parasitic capacitance on performance. The proposed architecture is implemented using T18 0.18um 1P6M CMOS process technology. The core area of the chip is 0.098mm2. Under the sampling frequency of 4.5MHz and a bandwidth of 20kHz, the optimal performance achieved is SNDR of 88.29dB, SNR of 88.63dB, and ENOB of 14.37 bits. The power consumption is 113.1uW under a 1.4V supply voltage.

    謝  辭 i 摘    要 iii ABSTRACT iv 目    錄 vi 表 目 錄 x 圖 目 錄 xi 第一章  緒論 1 1.1  研究動機與背景 1 1.2  積體電路設計流程 2 1.3  論文架構 3 第二章  類比數位轉換器概論 4 2.1  前言 4 2.2  動態參數 5 2.2.1  訊號雜訊比 6 2.2.2  訊號雜訊失真比 6 2.2.3  動態範圍 6 2.2.4  有效位元數 7 2.2.5  無雜波干擾之動態範圍 7 2.2.6  總諧波失真 8 2.2.7  總諧波失真加入雜訊 8 2.2.8  品質因數 8 2.3  量化器與量化誤差 9 2.3.1  一位元量化器 9 2.3.2  多位元量化器 11 2.3.3  量化誤差的產生 13 2.4  非理想量化器 16 2.4.1  增益誤差 16 2.4.2  偏移誤差 17 2.4.3  差動非線性誤差 17 2.4.3  積分非線性誤差 18 2.4.3  遺失碼 19 2.5  超取樣 19 2.6  雜訊移頻 21 2.6.1  一階雜訊移頻 23 2.6.2  二階雜訊移頻 26 2.6.3  高階雜訊移頻架構 30 2.7 逐次逼近式類比數位轉換器 32 2.7.1 二分搜尋演算法 33 2.7.2 運作流程 33 2.8 快閃式數位類比轉換器 34 第三章  類比積體電路元件設計 36 3.1  電路元件 36 3.2  交換電容式電路 36 3.2.1  反向積分器 36 3.2.2  非反向積分器 38 3.3  開關 39 3.3.1  MOS開關 39 3.3.2  傳輸閘開關 41 3.3.3  靴帶式開關 42 3.4  比較器 44 3.4.1  非理想效應 45 3.4.2  動態比較器 45 3.5  正反器 46 3.6  逐次逼近式暫存器 49 3.7  數位類比轉換器 50 3.7.1  電容式數位類比轉換器 50 第四章  二階反向器基底之三角積分調變器 52 4.1  前言 52 4.2  寄生電容的影響 53 4.3  分裂電容 56 4.3  雜訊移頻SAR ADC 56 4.4  線性模型的MATLAB模擬 58 4.4  反向器基底運算放大器 60 4.4  比較器的非同步時脈 63 4.5  電路非理想效應 64 4.5.1  熱雜訊 65 4.5.2  時脈抖動 66 4.5.3  運算放大器之有限增益 68 4.6  時脈產生器 69 4.7  電路架構 69 4.7.1  電路模擬結果 70 4.6  電路與電容佈局實現 71 4.8 晶片量測環境和設備 77 4.8.1  PCB電路板 78 4.8.2  輸入信號與輸入終端電路 79 4.8.3  供應電壓電路 80 4.8.4  濾波槽電路 81 4.8.5  量測環境 81 4.9  量測結果 82 第五章  總結與未來展望 85 5.1  總結 85 5.2  未來展望 87 參 考 文 獻 88 自  傳 91 競賽經歷 91

    [1] D. A. Johns, K. Martin, Analog Integrated Circuit Design, John Wiley & Sons, Inc., 1997.
    [2] R. Jacob Baker, CMOS: Mixed-Signal Circuit Design, Second Edition, Wiley, IEEE Press, 2008.
    [3] R. Schreier and G. C. Temes, Understanding Delta–Sigma Data Converters: New York: Wiley, 2004.
    [4] S. Norsworthy, R. Schreier, and G. Temes, Delta-Sigma Data Converters: Theory, Design, and Simulation. New York: IEEE Press, 1996.
    [5] J. McCreary and P. R. Gray, “A high-speed, all-MOS successive-approximation weighted capacitor A/D conversion technique,” IEEE Int. Solid-State Circuits Conf., Feb. 1975, pp. 38–39.
    [6] C. Liu, S. Chang, G. Huang and Y. Lin, “A 10-bit 50-MS/s SAR AD C With a Monotonic Capacitor Switching Procedure, “ IEEE J. Solid-State Circuits, vol. 45, no. 4, pp. 731-740, Apr. 2010.
    [7] T. Tille, J. Sauerbrey, and D. Schmitt-Landsiedel,” A Low-Voltage MOSFET-Only ΣΔ Modulator for Speech Band Applications Using Depletion-Mode MOS-Capacitors in Combined Series and Parallel Compensation,” in Proc. IEEE Intel. Symp. Circuits Syst., May 2001, pp. 376-379.
    [8] J. Sauerbrey, T. Tille, D. S. Landsiedel, and R. Thewes, “A 0.7-V MOSFET-Only Switched-Opamp ΣΔ Modulator in Standard Digital CMOS Technology,” IEEE J. Solid-State Circuits, vol. 37, no. 12, pp. 1662-1669 Dec. 2002.
    [9] ] B. Razavi, “The bootstrapped switch [a circuit for all seasons],” IEEE Solid StateCircuits Mag., vol. 7, no. 3, pp. 12–15, Summer 2015
    [10] B. Razavi, “TSPC Logic [A Circuit for All Seasons],” IEEE Solid-State Circuits Magazine, vol. 8, no. 4, pp. 10-13, Fall 2016.
    [11] Z. Chen, M. Miyahara and A. Matsuzawa, “A 2nd order fully-passive noise-shaping SAR ADC with embedded passive gain,” in Proc. IEEE Asian Solid-State Circuits Conf. (A-SSCC), Nov. 2016, pp. 309-312.
    [12] W. Guo and N. Sun, “A 12b-ENOB 61 μW noise-shaping SAR ADC with a passive integrator,” in Proc. Conf., 42nd Eur. Solid-State Circuits Conf. (ESSCIRC), Sep. 2016, pp. 405–408.
    [13] X. Tang et al., “A 13.5-ENOB, 107-μW noise-shaping SAR ADC with PVT-robust closed-loop dynamic amplifier,” IEEE J. Solid-State Circuits, vol. 55, no. 12, pp. 3248-3259, Dec. 2020.
    [14] H. Ghaedrahmati, J. Zhou and R. B. Staszewski, “A 38.6-fJ/conv.-step inverter-based continuous-time bandpass ΔΣ ADC in 28 nm using asynchronous SAR quantizer,” IEEE Trans. Circuits Syst. II, Exp. Briefs, vol. 68, no. 9, pp. 3113-3117, Sep. 2021.
    [15] S. Liao and J. Wu, “A 1-V 175-µW 94.6-dB SNDR 25-kHz bandwidth delta-sigma modulator using segmented integration techniques,” IEEE J. Solid-State Circuits, vol. 54, no. 9, pp. 2523-2531, Sep. 2019.
    [16] B. Wang, S.-W. Sin, U. S. Pen, F. Maloberti, and R. P. Martins,“A 550-μW 20-kHz BW 100.8-dB SNDR Linear-Exponential Multi-Bit Incremental Σ∆ ADC With 256 Clock Cycles in 65-nm CMOS,” IEEE J. Solid-State Circuits, vol. 54, no. 4, pp. 1161–1172, Apr. 2019.
    [17] J. S. Cho et al., “A 1.2-V 108.9-dB A-Weighted DR 101.4-dB SNDR Audio ΣΔ ADC Using a Multi-Rate Noise-Shaping Quantizer,” IEEE Trans. Circuits and Syst. II, Exp. Briefs, vol. 65, no. 10, pp. 1315-1319, Oct. 2018.
    [18] L. Lv, X. Zhou, Z. Qiao, and Q. Li, “Inverter-based subthreshold amplifier techniques and their application in 0.3-V ΔΣ-modulators,” IEEE J. Solid-State Circuits, vol. 54, no. 5, pp. 1436-1445, May. 2019.
    [19] M. Honarparvar, J. M. De la Rosa, and M. Sawan, “A 0.9-V 100-μW feedforward adder-less inverter-based MASH ∆Σ modulator with 91-dB dynamic range and 20-kHz bandwidth,” IEEE Trans. Circuits Syst. I, Reg. Papers, vol. 65, no. 11, pp. 3675-3687, Nov. 2018.
    [20] R. S. A. Kumar, N. Krishnapura, and P. Banerjee, “Analysis and design of a discrete-time delta-sigma modulator using a cascoded floating-inverter-based dynamic amplifier” IEEE J. Solid-State Circuits, vol. 57, no. 11, pp. 3384-3395, Nov. 2022.
    [21] S. Lee, W. Jo, S. Song, and Y. Chae, “A 300-µW audio ∆Σ modulator with 100.5-dB DR using dynamic bias inverter,” IEEE Trans. Circuits Syst. I, Reg. Papers, vol. 63, no. 11, pp. 1866-1875, Nov. 2016.

    下載圖示
    QR CODE