簡易檢索 / 詳目顯示

研究生: 陳俊甫
CHEN, CHUN-FU
論文名稱: 以原子層沉積(ALD)製備不同比例及堆疊方式之氧化鉿鋯(HfZrO2)薄膜分析
Characterization of HfZrO2 High-k Dielectrics Stacked by Atomic Layer Deposition for Metal Gate MIS Applications
指導教授: 劉傳璽
Liu, Chuan-Hsi
阮弼群
Juan, Pi-Chun
口試委員: 劉傳璽
Liu, Chuan-Hsi
阮弼群
Juan, Pi-Chun
林成利
Lin, Cheng-Li
口試日期: 2021/08/10
學位類別: 碩士
Master
系所名稱: 機電工程學系
Department of Mechatronic Engineering
論文出版年: 2022
畢業學年度: 110
語文別: 中文
論文頁數: 53
中文關鍵詞: 薄膜熱活化能氧化鉿鋯氧化層傳導機制
英文關鍵詞: Thin Films, Thermal Activation Energy, Conduction Mechanism
研究方法: 實驗設計法
DOI URL: http://doi.org/10.6345/NTNU202201616
論文種類: 學術論文
相關次數: 點閱:136下載:23
分享至:
查詢本校圖書館目錄 查詢臺灣博碩士論文知識加值系統 勘誤回報
  • 隨著科技不斷演進,人們對於各種產品功能需求和要求都越來越高,由於SiO2的漏電流和可靠性問題已經接近其物理極限。為了解決這些問題,本研究則採用其中精度最高的薄膜沈積方式,有就是原子層沈積法(Atomic Layer Deposition,ALD) 作為本次的研究主要的製程,並透過不同製程參數以及堆疊方式探討其中的漏電流、活化能、普爾-法蘭克定律。我們運用ALD製程來製作不同沈積比例的HfZrO2薄膜,其主要ALD原子層沈積技術,實驗方式分別為,2循環、4循環、6循環,製備Hf:Zr 1:3、1:1、3:1共96循環的三種比例HZO薄膜,並用濺鍍的方式,沈積Al閘極,厚度為200奈米。使用RTA退火600℃ 持續30秒,我們會藉由改變試片的工作溫度來量測漏電流,並探討不同比例的ALD沈積方式對於電流傳導機制之影響。
    本研究利用 Al/HfO2/p-Si MIS結構給一定電壓使元件產生漏電流反應的量測方式,取得其電流與電壓之關係,而後利用在不同溫度條件下,根據阿瑞尼斯方程式,經自然對數轉換後,取Ln(J)對溫度倒數(1/T)做圖,取其斜率萃取出活化能 Ea 值,並去分析比較循環數對於活化能 Ea值的影響。

    關鍵字:薄膜、熱活化能、氧化鉿鋯、氧化層、傳導機制

    In this study, we utilized atomic layer deposition (ALD) technique to form high-k dielectrics for MIS applications. Through different deposition ratios of HfO2 and ZrO2 high-k materials and the reaction cycles of ALD, the thermal activation energy of the leakage current and current conduction mechanism have been analyzed. The results reveal that the ALD reaction cycle has a significant impact on the thermal activation energy.
    In addition, this study analyzed the influence of the deposition ratio through the Poole-Frenkel conduction mechanism. The results show that the deposition ratio of 1:1 is the best, which can prevent electrons from stimulating the electrons through the film and causing leakage current due to the heating up. It has a dynamic dielectric constant of about 8-11, the energy barrier height is as high as 0.95 eV, and the activation energy is 0.64 eV. Compared with other deposition ratios and ALD reaction cycles, it exhibits the best characteristics.
    To conclude, through this study the films with the deposition ratio of 1:1the fewer defects, greater thermal activation energy, higher barrier height, and1 have greater dielectric constant.

    KEYWORD: Thin Films; Thermal Activation Energy; Conduction Mechanism.

    第一章 前言 1 1.1 研究動機與背景 1 1.1.1 論文架構 1 第二章 文獻回顧 3 2.1、電晶體 3 2.1.1 結構介紹 3 2.1.2 操作性能與特性 5 2.2、閘極介電層的演進 7 2.2.1 等效氧化層厚度 10 2.3高介電常數材料的選擇 11 2.3.1、二氧化鉿HfO2 12 2.3.2、二氧化鋯ZrO2 12 2.4、原子層沈積技術(ATOMIC LAYER DEPOSITION,ALD) 13 2.3.1、原子層沈積技術原理 14 2.5 MIS 結構電流傳導機制 17 2.5.1蕭基發射(Schottky emission) 17 2.5.2傅勒-諾德翰穿隧(Fowler-Nordheim tunneling) 18 2.5.3普爾-法蘭克發射(Poole-Frenkel Emission) 18 2.6熱活化能 20 第三章 實驗方法 21 3.1實驗設計及流程 21 製程參數 26 3.2實驗儀器介紹 26 3.2.1 表面輪廓儀 27 3.2.2快速熱退火系統 (RTA) 27 3.2.3 電性量測實驗設備 28 3.2.4 電流-電壓特性 (I-V characteristics) 28 第四章 結果與討論 31 4.1 變溫電性量測分析 31 4.2 電流傳導機制分析 36 4.3 電活化能EA 45 第五章 結論與未來展望 49 5.1結論 49 5.2未來展望 50 參考文獻 51

    參考文獻
    [1] 劉傳璽,陳進來,第三版,半導體物理元件與製程-理論與實務,五南文 化出版社,2006。

    [2] Momose, H. S., Ono, M., Yoshitomi, T., Ohguro, T., Nakamura, S. I., Saito, M., & Iwai, H. (1996). 1.5 nm direct-tunneling gate oxide si mosfet's. IEEE Transactions on Electron Devices, 43(8), 1233-1242.

    [3] Robertson, J., & Peacock, P. W. (2003). Electronic structure and band offsets of high-dielectric-constant gate oxides. In High-κ Gate Dielectrics (pp. 372-396).

    [4] Dennard, R. H., Gaensslen, F. H., Yu, H. N., Rideout, V. L., Bassous, E., & LeBlanc, A. R. (1974). Design of ion-implanted MOSFET's with very small physical dimensions. IEEE Journal of Solid-State Circuits, 9(5), 256-268.

    [5] Onishi, K., Kang, L., Choi, R., Dharmarajan, E., Gopalan, S., Jeon, Y., ... & Lee, J. C. (2001, June). Dopant penetration effects on polysilicon gate HfO/sub 2/MOSFET's. In 2001 Symposium on VLSI Technology. Digest of Technical Papers (IEEE Cat. No. 01 CH37184) (pp. 131-132). IEEE.

    [6] Callegari, A., Cartier, E., Gribelyuk, M., Okorn-Schmidt, H. F., & Zabel, T. (2001). Physical and electrical characterization of Hafnium oxide and Hafnium silicate sputtered films. Journal of Applied Physics, 90(12), 6466-6475.

    [7] Wilk, G. D., Wallace, R. M., & Anthony, J. (2001). High-κ gate dielectrics: Current status and materials properties considerations. Journal of applied physics, 89(10), 5243-5275.

    [8] Yeap, G. F., Krishnan, S., & Lin, M. R. (1998). Fringing-induced barrier lowering (FIBL) in sub-100 nm MOSFETs with high-k gate dielectrics. Electronics Letters, 34(11), 1150-1152.

    [9] Robertson, J. (2002). Electronic structure and band offsets of high-dielectric-constant gate oxides. Mrs Bulletin, 27(3), 217-221.

    [10] Kang, L., Lee, B. H., Qi, W. J., Jeon, Y., Nieh, R., Gopalan, S., ... & Lee, J. C. (2000). Electrical characteristics of highly reliable ultrathin hafnium oxide gate dielectric. IEEE ElECTRON DEVICE LETTers, 21(4), 181-183.

    [11] Lee, B. H., Kang, L., Qi, W. J., Nieh, R., Jeon, Y., Onishi, K., & Lee, J. C. (1999, December). Ultrathin hafnium oxide with low leakage and excellent reliability for alternative gate dielectric application. In International Electron Devices Meeting 1999. Technical Digest (Cat. No. 99CH36318) (pp. 133-136). IEEE.

    [12] An, C. H., Lee, M. S., Choi, J. Y., & Kim, H. (2009). Change of the trap energy levels of the atomic layer deposited HfLaO x films with different La concentration. Applied Physics Letters, 94(26), 262901.

    [13] Yamamoto, K., Hayashi, S., Kubota, M., & Niwa, M. (2002). Effect of Hf metal predeposition on the properties of sputtered HfO 2/Hf stacked gate dielectrics. Applied Physics Letters, 81(11), 2053-2055.

    [14] Wilk, G. D., Wallace, R. M., & Anthony, J. (2001). High-κ gate dielectrics: Current status and materials properties considerations. Journal of applied physics, 89(10), 5243-5275.

    [15] Choi, H. S., Seol, K. S., Kwak, J. S., Son, C. S., & Choi, I. H. (2005). Thermal treatment effects on interfacial layer formation between ZrO2 thin films and Si substrates. Vacuum, 80(4), 310-316.

    [16] Hsu, D. C., Wang, M. T., Lee, J. Y. M., & Juan, P. C. (2007). Electrical characteristics and reliability properties of metal-oxide-semiconductor field-effect transistors with Zr O 2 gate dielectric. Journal of applied physics, 101(9), 094105.

    [17] Qi, W. J., Nieh, R., Dharmarajan, E., Lee, B. H., Jeon, Y., Kang, L., ... & Lee, J. C. (2000). Ultrathin zirconium silicate film with good thermal stability for alternative gate dielectric application. Applied Physics Letters, 77(11), 1704-1706.

    [18] Leskelä, M., & Ritala, M. (2002). Atomic layer deposition (ALD): from precursors to thin film structures. Thin solid films, 409(1), 138-146.

    [19] Kim, H. (2006). The application of atomic layer deposition for metallization of 65 nm and beyond. Surface and Coatings Technology, 200(10), 3104-3111.

    [20] Arrhenius, S. (1967). On the reaction velocity of the inversion of cane sugar by acids. In Selected readings in chemical kinetics (pp. 31-35). Pergamon.

    下載圖示
    QR CODE